forked from Imagelibrary/binutils-gdb
* cgen-engine.h (EXTRACT_MSB0_SINT): Renamed from EXTRACT_MSB0_INT.
(EXTRACT_LSB0_SINT): Renamed from EXTRACT_LSB0_INT. plus regenerate cgen files
This commit is contained in:
@@ -331,7 +331,7 @@ struct scache {
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4); \
|
||||
f_op2 = EXTRACT_MSB0_UINT (insn, 32, 8, 4); \
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4); \
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16); \
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16); \
|
||||
|
||||
#define EXTRACT_IFMT_AND3_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -372,7 +372,7 @@ struct scache {
|
||||
length = 2; \
|
||||
f_op1 = EXTRACT_MSB0_UINT (insn, 16, 0, 4); \
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 16, 4, 4); \
|
||||
f_simm8 = EXTRACT_MSB0_INT (insn, 16, 8, 8); \
|
||||
f_simm8 = EXTRACT_MSB0_SINT (insn, 16, 8, 8); \
|
||||
|
||||
#define EXTRACT_IFMT_ADDV3_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -387,7 +387,7 @@ struct scache {
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4); \
|
||||
f_op2 = EXTRACT_MSB0_UINT (insn, 32, 8, 4); \
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4); \
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16); \
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16); \
|
||||
|
||||
#define EXTRACT_IFMT_BC8_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -398,7 +398,7 @@ struct scache {
|
||||
length = 2; \
|
||||
f_op1 = EXTRACT_MSB0_UINT (insn, 16, 0, 4); \
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 16, 4, 4); \
|
||||
f_disp8 = ((((EXTRACT_MSB0_INT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4)))); \
|
||||
f_disp8 = ((((EXTRACT_MSB0_SINT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4)))); \
|
||||
|
||||
#define EXTRACT_IFMT_BC24_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -409,7 +409,7 @@ struct scache {
|
||||
length = 4; \
|
||||
f_op1 = EXTRACT_MSB0_UINT (insn, 32, 0, 4); \
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4); \
|
||||
f_disp24 = ((((EXTRACT_MSB0_INT (insn, 32, 8, 24)) << (2))) + (pc)); \
|
||||
f_disp24 = ((((EXTRACT_MSB0_SINT (insn, 32, 8, 24)) << (2))) + (pc)); \
|
||||
|
||||
#define EXTRACT_IFMT_BEQ_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -424,7 +424,7 @@ struct scache {
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4); \
|
||||
f_op2 = EXTRACT_MSB0_UINT (insn, 32, 8, 4); \
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4); \
|
||||
f_disp16 = ((((EXTRACT_MSB0_INT (insn, 32, 16, 16)) << (2))) + (pc)); \
|
||||
f_disp16 = ((((EXTRACT_MSB0_SINT (insn, 32, 16, 16)) << (2))) + (pc)); \
|
||||
|
||||
#define EXTRACT_IFMT_BEQZ_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -439,7 +439,7 @@ struct scache {
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4); \
|
||||
f_op2 = EXTRACT_MSB0_UINT (insn, 32, 8, 4); \
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4); \
|
||||
f_disp16 = ((((EXTRACT_MSB0_INT (insn, 32, 16, 16)) << (2))) + (pc)); \
|
||||
f_disp16 = ((((EXTRACT_MSB0_SINT (insn, 32, 16, 16)) << (2))) + (pc)); \
|
||||
|
||||
#define EXTRACT_IFMT_CMP_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -467,7 +467,7 @@ struct scache {
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4); \
|
||||
f_op2 = EXTRACT_MSB0_UINT (insn, 32, 8, 4); \
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4); \
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16); \
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16); \
|
||||
|
||||
#define EXTRACT_IFMT_DIV_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -482,7 +482,7 @@ struct scache {
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4); \
|
||||
f_op2 = EXTRACT_MSB0_UINT (insn, 32, 8, 4); \
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4); \
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16); \
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16); \
|
||||
|
||||
#define EXTRACT_IFMT_JL_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -521,7 +521,7 @@ struct scache {
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4); \
|
||||
f_op2 = EXTRACT_MSB0_UINT (insn, 32, 8, 4); \
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4); \
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16); \
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16); \
|
||||
|
||||
#define EXTRACT_IFMT_MVFACHI_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -629,7 +629,7 @@ struct scache {
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4); \
|
||||
f_op2 = EXTRACT_MSB0_UINT (insn, 32, 8, 4); \
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4); \
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16); \
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16); \
|
||||
|
||||
#define EXTRACT_IFMT_TRAP_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -670,7 +670,7 @@ struct scache {
|
||||
f_uimm3 = EXTRACT_MSB0_UINT (insn, 32, 5, 3); \
|
||||
f_op2 = EXTRACT_MSB0_UINT (insn, 32, 8, 4); \
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4); \
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16); \
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16); \
|
||||
|
||||
#define EXTRACT_IFMT_BTST_VARS \
|
||||
UINT f_op1; \
|
||||
|
||||
@@ -362,7 +362,7 @@ struct scache {
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4); \
|
||||
f_op2 = EXTRACT_MSB0_UINT (insn, 32, 8, 4); \
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4); \
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16); \
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16); \
|
||||
|
||||
#define EXTRACT_IFMT_AND3_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -403,7 +403,7 @@ struct scache {
|
||||
length = 2; \
|
||||
f_op1 = EXTRACT_MSB0_UINT (insn, 16, 0, 4); \
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 16, 4, 4); \
|
||||
f_simm8 = EXTRACT_MSB0_INT (insn, 16, 8, 8); \
|
||||
f_simm8 = EXTRACT_MSB0_SINT (insn, 16, 8, 8); \
|
||||
|
||||
#define EXTRACT_IFMT_ADDV3_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -418,7 +418,7 @@ struct scache {
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4); \
|
||||
f_op2 = EXTRACT_MSB0_UINT (insn, 32, 8, 4); \
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4); \
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16); \
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16); \
|
||||
|
||||
#define EXTRACT_IFMT_BC8_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -429,7 +429,7 @@ struct scache {
|
||||
length = 2; \
|
||||
f_op1 = EXTRACT_MSB0_UINT (insn, 16, 0, 4); \
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 16, 4, 4); \
|
||||
f_disp8 = ((((EXTRACT_MSB0_INT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4)))); \
|
||||
f_disp8 = ((((EXTRACT_MSB0_SINT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4)))); \
|
||||
|
||||
#define EXTRACT_IFMT_BC24_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -440,7 +440,7 @@ struct scache {
|
||||
length = 4; \
|
||||
f_op1 = EXTRACT_MSB0_UINT (insn, 32, 0, 4); \
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4); \
|
||||
f_disp24 = ((((EXTRACT_MSB0_INT (insn, 32, 8, 24)) << (2))) + (pc)); \
|
||||
f_disp24 = ((((EXTRACT_MSB0_SINT (insn, 32, 8, 24)) << (2))) + (pc)); \
|
||||
|
||||
#define EXTRACT_IFMT_BEQ_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -455,7 +455,7 @@ struct scache {
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4); \
|
||||
f_op2 = EXTRACT_MSB0_UINT (insn, 32, 8, 4); \
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4); \
|
||||
f_disp16 = ((((EXTRACT_MSB0_INT (insn, 32, 16, 16)) << (2))) + (pc)); \
|
||||
f_disp16 = ((((EXTRACT_MSB0_SINT (insn, 32, 16, 16)) << (2))) + (pc)); \
|
||||
|
||||
#define EXTRACT_IFMT_BEQZ_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -470,7 +470,7 @@ struct scache {
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4); \
|
||||
f_op2 = EXTRACT_MSB0_UINT (insn, 32, 8, 4); \
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4); \
|
||||
f_disp16 = ((((EXTRACT_MSB0_INT (insn, 32, 16, 16)) << (2))) + (pc)); \
|
||||
f_disp16 = ((((EXTRACT_MSB0_SINT (insn, 32, 16, 16)) << (2))) + (pc)); \
|
||||
|
||||
#define EXTRACT_IFMT_CMP_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -498,7 +498,7 @@ struct scache {
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4); \
|
||||
f_op2 = EXTRACT_MSB0_UINT (insn, 32, 8, 4); \
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4); \
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16); \
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16); \
|
||||
|
||||
#define EXTRACT_IFMT_CMPZ_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -526,7 +526,7 @@ struct scache {
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4); \
|
||||
f_op2 = EXTRACT_MSB0_UINT (insn, 32, 8, 4); \
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4); \
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16); \
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16); \
|
||||
|
||||
#define EXTRACT_IFMT_JC_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -565,7 +565,7 @@ struct scache {
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4); \
|
||||
f_op2 = EXTRACT_MSB0_UINT (insn, 32, 8, 4); \
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4); \
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16); \
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16); \
|
||||
|
||||
#define EXTRACT_IFMT_MACHI_A_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -711,7 +711,7 @@ struct scache {
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4); \
|
||||
f_op2 = EXTRACT_MSB0_UINT (insn, 32, 8, 4); \
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4); \
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16); \
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16); \
|
||||
|
||||
#define EXTRACT_IFMT_TRAP_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -767,7 +767,7 @@ struct scache {
|
||||
f_uimm3 = EXTRACT_MSB0_UINT (insn, 32, 5, 3); \
|
||||
f_op2 = EXTRACT_MSB0_UINT (insn, 32, 8, 4); \
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4); \
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16); \
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16); \
|
||||
|
||||
#define EXTRACT_IFMT_BTST_VARS \
|
||||
UINT f_op1; \
|
||||
|
||||
@@ -362,7 +362,7 @@ struct scache {
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4); \
|
||||
f_op2 = EXTRACT_MSB0_UINT (insn, 32, 8, 4); \
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4); \
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16); \
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16); \
|
||||
|
||||
#define EXTRACT_IFMT_AND3_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -403,7 +403,7 @@ struct scache {
|
||||
length = 2; \
|
||||
f_op1 = EXTRACT_MSB0_UINT (insn, 16, 0, 4); \
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 16, 4, 4); \
|
||||
f_simm8 = EXTRACT_MSB0_INT (insn, 16, 8, 8); \
|
||||
f_simm8 = EXTRACT_MSB0_SINT (insn, 16, 8, 8); \
|
||||
|
||||
#define EXTRACT_IFMT_ADDV3_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -418,7 +418,7 @@ struct scache {
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4); \
|
||||
f_op2 = EXTRACT_MSB0_UINT (insn, 32, 8, 4); \
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4); \
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16); \
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16); \
|
||||
|
||||
#define EXTRACT_IFMT_BC8_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -429,7 +429,7 @@ struct scache {
|
||||
length = 2; \
|
||||
f_op1 = EXTRACT_MSB0_UINT (insn, 16, 0, 4); \
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 16, 4, 4); \
|
||||
f_disp8 = ((((EXTRACT_MSB0_INT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4)))); \
|
||||
f_disp8 = ((((EXTRACT_MSB0_SINT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4)))); \
|
||||
|
||||
#define EXTRACT_IFMT_BC24_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -440,7 +440,7 @@ struct scache {
|
||||
length = 4; \
|
||||
f_op1 = EXTRACT_MSB0_UINT (insn, 32, 0, 4); \
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4); \
|
||||
f_disp24 = ((((EXTRACT_MSB0_INT (insn, 32, 8, 24)) << (2))) + (pc)); \
|
||||
f_disp24 = ((((EXTRACT_MSB0_SINT (insn, 32, 8, 24)) << (2))) + (pc)); \
|
||||
|
||||
#define EXTRACT_IFMT_BEQ_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -455,7 +455,7 @@ struct scache {
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4); \
|
||||
f_op2 = EXTRACT_MSB0_UINT (insn, 32, 8, 4); \
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4); \
|
||||
f_disp16 = ((((EXTRACT_MSB0_INT (insn, 32, 16, 16)) << (2))) + (pc)); \
|
||||
f_disp16 = ((((EXTRACT_MSB0_SINT (insn, 32, 16, 16)) << (2))) + (pc)); \
|
||||
|
||||
#define EXTRACT_IFMT_BEQZ_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -470,7 +470,7 @@ struct scache {
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4); \
|
||||
f_op2 = EXTRACT_MSB0_UINT (insn, 32, 8, 4); \
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4); \
|
||||
f_disp16 = ((((EXTRACT_MSB0_INT (insn, 32, 16, 16)) << (2))) + (pc)); \
|
||||
f_disp16 = ((((EXTRACT_MSB0_SINT (insn, 32, 16, 16)) << (2))) + (pc)); \
|
||||
|
||||
#define EXTRACT_IFMT_CMP_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -498,7 +498,7 @@ struct scache {
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4); \
|
||||
f_op2 = EXTRACT_MSB0_UINT (insn, 32, 8, 4); \
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4); \
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16); \
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16); \
|
||||
|
||||
#define EXTRACT_IFMT_CMPZ_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -526,7 +526,7 @@ struct scache {
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4); \
|
||||
f_op2 = EXTRACT_MSB0_UINT (insn, 32, 8, 4); \
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4); \
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16); \
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16); \
|
||||
|
||||
#define EXTRACT_IFMT_JC_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -565,7 +565,7 @@ struct scache {
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4); \
|
||||
f_op2 = EXTRACT_MSB0_UINT (insn, 32, 8, 4); \
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4); \
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16); \
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16); \
|
||||
|
||||
#define EXTRACT_IFMT_MACHI_A_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -711,7 +711,7 @@ struct scache {
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4); \
|
||||
f_op2 = EXTRACT_MSB0_UINT (insn, 32, 8, 4); \
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4); \
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16); \
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16); \
|
||||
|
||||
#define EXTRACT_IFMT_TRAP_VARS \
|
||||
UINT f_op1; \
|
||||
@@ -767,7 +767,7 @@ struct scache {
|
||||
f_uimm3 = EXTRACT_MSB0_UINT (insn, 32, 5, 3); \
|
||||
f_op2 = EXTRACT_MSB0_UINT (insn, 32, 8, 4); \
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4); \
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16); \
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16); \
|
||||
|
||||
#define EXTRACT_IFMT_BTST_VARS \
|
||||
UINT f_op1; \
|
||||
|
||||
@@ -625,7 +625,7 @@ m32rbf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -722,7 +722,7 @@ m32rbf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
INT f_simm8;
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 16, 4, 4);
|
||||
f_simm8 = EXTRACT_MSB0_INT (insn, 16, 8, 8);
|
||||
f_simm8 = EXTRACT_MSB0_SINT (insn, 16, 8, 8);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_r1) = f_r1;
|
||||
@@ -784,7 +784,7 @@ m32rbf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -844,7 +844,7 @@ m32rbf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
#define FLD(f) abuf->fields.sfmt_bl8.f
|
||||
SI f_disp8;
|
||||
|
||||
f_disp8 = ((((EXTRACT_MSB0_INT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4))));
|
||||
f_disp8 = ((((EXTRACT_MSB0_SINT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4))));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (i_disp8) = f_disp8;
|
||||
@@ -867,7 +867,7 @@ m32rbf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
#define FLD(f) abuf->fields.sfmt_bl24.f
|
||||
SI f_disp24;
|
||||
|
||||
f_disp24 = ((((EXTRACT_MSB0_INT (insn, 32, 8, 24)) << (2))) + (pc));
|
||||
f_disp24 = ((((EXTRACT_MSB0_SINT (insn, 32, 8, 24)) << (2))) + (pc));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (i_disp24) = f_disp24;
|
||||
@@ -894,7 +894,7 @@ m32rbf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_disp16 = ((((EXTRACT_MSB0_INT (insn, 32, 16, 16)) << (2))) + (pc));
|
||||
f_disp16 = ((((EXTRACT_MSB0_SINT (insn, 32, 16, 16)) << (2))) + (pc));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_r1) = f_r1;
|
||||
@@ -925,7 +925,7 @@ m32rbf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
SI f_disp16;
|
||||
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_disp16 = ((((EXTRACT_MSB0_INT (insn, 32, 16, 16)) << (2))) + (pc));
|
||||
f_disp16 = ((((EXTRACT_MSB0_SINT (insn, 32, 16, 16)) << (2))) + (pc));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_r2) = f_r2;
|
||||
@@ -951,7 +951,7 @@ m32rbf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
#define FLD(f) abuf->fields.sfmt_bl8.f
|
||||
SI f_disp8;
|
||||
|
||||
f_disp8 = ((((EXTRACT_MSB0_INT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4))));
|
||||
f_disp8 = ((((EXTRACT_MSB0_SINT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4))));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (i_disp8) = f_disp8;
|
||||
@@ -975,7 +975,7 @@ m32rbf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
#define FLD(f) abuf->fields.sfmt_bl24.f
|
||||
SI f_disp24;
|
||||
|
||||
f_disp24 = ((((EXTRACT_MSB0_INT (insn, 32, 8, 24)) << (2))) + (pc));
|
||||
f_disp24 = ((((EXTRACT_MSB0_SINT (insn, 32, 8, 24)) << (2))) + (pc));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (i_disp24) = f_disp24;
|
||||
@@ -999,7 +999,7 @@ m32rbf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
#define FLD(f) abuf->fields.sfmt_bl8.f
|
||||
SI f_disp8;
|
||||
|
||||
f_disp8 = ((((EXTRACT_MSB0_INT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4))));
|
||||
f_disp8 = ((((EXTRACT_MSB0_SINT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4))));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (i_disp8) = f_disp8;
|
||||
@@ -1022,7 +1022,7 @@ m32rbf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
#define FLD(f) abuf->fields.sfmt_bl24.f
|
||||
SI f_disp24;
|
||||
|
||||
f_disp24 = ((((EXTRACT_MSB0_INT (insn, 32, 8, 24)) << (2))) + (pc));
|
||||
f_disp24 = ((((EXTRACT_MSB0_SINT (insn, 32, 8, 24)) << (2))) + (pc));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (i_disp24) = f_disp24;
|
||||
@@ -1077,7 +1077,7 @@ m32rbf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
INT f_simm16;
|
||||
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -1219,7 +1219,7 @@ m32rbf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -1282,7 +1282,7 @@ m32rbf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -1345,7 +1345,7 @@ m32rbf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -1435,7 +1435,7 @@ m32rbf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
INT f_simm8;
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 16, 4, 4);
|
||||
f_simm8 = EXTRACT_MSB0_INT (insn, 16, 8, 8);
|
||||
f_simm8 = EXTRACT_MSB0_SINT (insn, 16, 8, 8);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm8) = f_simm8;
|
||||
@@ -1463,7 +1463,7 @@ m32rbf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
INT f_simm16;
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -1792,7 +1792,7 @@ m32rbf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -1884,7 +1884,7 @@ m32rbf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -1947,7 +1947,7 @@ m32rbf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -2010,7 +2010,7 @@ m32rbf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -2161,7 +2161,7 @@ m32rbf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_uimm3 = EXTRACT_MSB0_UINT (insn, 32, 5, 3);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
|
||||
@@ -814,7 +814,7 @@ m32r2f_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -911,7 +911,7 @@ m32r2f_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
INT f_simm8;
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 16, 4, 4);
|
||||
f_simm8 = EXTRACT_MSB0_INT (insn, 16, 8, 8);
|
||||
f_simm8 = EXTRACT_MSB0_SINT (insn, 16, 8, 8);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_r1) = f_r1;
|
||||
@@ -973,7 +973,7 @@ m32r2f_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -1033,7 +1033,7 @@ m32r2f_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
#define FLD(f) abuf->fields.sfmt_bl8.f
|
||||
SI f_disp8;
|
||||
|
||||
f_disp8 = ((((EXTRACT_MSB0_INT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4))));
|
||||
f_disp8 = ((((EXTRACT_MSB0_SINT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4))));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (i_disp8) = f_disp8;
|
||||
@@ -1056,7 +1056,7 @@ m32r2f_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
#define FLD(f) abuf->fields.sfmt_bl24.f
|
||||
SI f_disp24;
|
||||
|
||||
f_disp24 = ((((EXTRACT_MSB0_INT (insn, 32, 8, 24)) << (2))) + (pc));
|
||||
f_disp24 = ((((EXTRACT_MSB0_SINT (insn, 32, 8, 24)) << (2))) + (pc));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (i_disp24) = f_disp24;
|
||||
@@ -1083,7 +1083,7 @@ m32r2f_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_disp16 = ((((EXTRACT_MSB0_INT (insn, 32, 16, 16)) << (2))) + (pc));
|
||||
f_disp16 = ((((EXTRACT_MSB0_SINT (insn, 32, 16, 16)) << (2))) + (pc));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_r1) = f_r1;
|
||||
@@ -1114,7 +1114,7 @@ m32r2f_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
SI f_disp16;
|
||||
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_disp16 = ((((EXTRACT_MSB0_INT (insn, 32, 16, 16)) << (2))) + (pc));
|
||||
f_disp16 = ((((EXTRACT_MSB0_SINT (insn, 32, 16, 16)) << (2))) + (pc));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_r2) = f_r2;
|
||||
@@ -1140,7 +1140,7 @@ m32r2f_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
#define FLD(f) abuf->fields.sfmt_bl8.f
|
||||
SI f_disp8;
|
||||
|
||||
f_disp8 = ((((EXTRACT_MSB0_INT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4))));
|
||||
f_disp8 = ((((EXTRACT_MSB0_SINT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4))));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (i_disp8) = f_disp8;
|
||||
@@ -1164,7 +1164,7 @@ m32r2f_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
#define FLD(f) abuf->fields.sfmt_bl24.f
|
||||
SI f_disp24;
|
||||
|
||||
f_disp24 = ((((EXTRACT_MSB0_INT (insn, 32, 8, 24)) << (2))) + (pc));
|
||||
f_disp24 = ((((EXTRACT_MSB0_SINT (insn, 32, 8, 24)) << (2))) + (pc));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (i_disp24) = f_disp24;
|
||||
@@ -1188,7 +1188,7 @@ m32r2f_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
#define FLD(f) abuf->fields.sfmt_bl8.f
|
||||
SI f_disp8;
|
||||
|
||||
f_disp8 = ((((EXTRACT_MSB0_INT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4))));
|
||||
f_disp8 = ((((EXTRACT_MSB0_SINT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4))));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (i_disp8) = f_disp8;
|
||||
@@ -1212,7 +1212,7 @@ m32r2f_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
#define FLD(f) abuf->fields.sfmt_bl24.f
|
||||
SI f_disp24;
|
||||
|
||||
f_disp24 = ((((EXTRACT_MSB0_INT (insn, 32, 8, 24)) << (2))) + (pc));
|
||||
f_disp24 = ((((EXTRACT_MSB0_SINT (insn, 32, 8, 24)) << (2))) + (pc));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (i_disp24) = f_disp24;
|
||||
@@ -1236,7 +1236,7 @@ m32r2f_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
#define FLD(f) abuf->fields.sfmt_bl8.f
|
||||
SI f_disp8;
|
||||
|
||||
f_disp8 = ((((EXTRACT_MSB0_INT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4))));
|
||||
f_disp8 = ((((EXTRACT_MSB0_SINT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4))));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (i_disp8) = f_disp8;
|
||||
@@ -1259,7 +1259,7 @@ m32r2f_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
#define FLD(f) abuf->fields.sfmt_bl24.f
|
||||
SI f_disp24;
|
||||
|
||||
f_disp24 = ((((EXTRACT_MSB0_INT (insn, 32, 8, 24)) << (2))) + (pc));
|
||||
f_disp24 = ((((EXTRACT_MSB0_SINT (insn, 32, 8, 24)) << (2))) + (pc));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (i_disp24) = f_disp24;
|
||||
@@ -1314,7 +1314,7 @@ m32r2f_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
INT f_simm16;
|
||||
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -1506,7 +1506,7 @@ m32r2f_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -1569,7 +1569,7 @@ m32r2f_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -1632,7 +1632,7 @@ m32r2f_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -1722,7 +1722,7 @@ m32r2f_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
INT f_simm8;
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 16, 4, 4);
|
||||
f_simm8 = EXTRACT_MSB0_INT (insn, 16, 8, 8);
|
||||
f_simm8 = EXTRACT_MSB0_SINT (insn, 16, 8, 8);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm8) = f_simm8;
|
||||
@@ -1750,7 +1750,7 @@ m32r2f_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
INT f_simm16;
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -2101,7 +2101,7 @@ m32r2f_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -2193,7 +2193,7 @@ m32r2f_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -2256,7 +2256,7 @@ m32r2f_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -2319,7 +2319,7 @@ m32r2f_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -2708,7 +2708,7 @@ m32r2f_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_uimm3 = EXTRACT_MSB0_UINT (insn, 32, 5, 3);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
|
||||
@@ -755,7 +755,7 @@ m32rxf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -852,7 +852,7 @@ m32rxf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
INT f_simm8;
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 16, 4, 4);
|
||||
f_simm8 = EXTRACT_MSB0_INT (insn, 16, 8, 8);
|
||||
f_simm8 = EXTRACT_MSB0_SINT (insn, 16, 8, 8);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_r1) = f_r1;
|
||||
@@ -914,7 +914,7 @@ m32rxf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -974,7 +974,7 @@ m32rxf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
#define FLD(f) abuf->fields.sfmt_bl8.f
|
||||
SI f_disp8;
|
||||
|
||||
f_disp8 = ((((EXTRACT_MSB0_INT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4))));
|
||||
f_disp8 = ((((EXTRACT_MSB0_SINT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4))));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (i_disp8) = f_disp8;
|
||||
@@ -997,7 +997,7 @@ m32rxf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
#define FLD(f) abuf->fields.sfmt_bl24.f
|
||||
SI f_disp24;
|
||||
|
||||
f_disp24 = ((((EXTRACT_MSB0_INT (insn, 32, 8, 24)) << (2))) + (pc));
|
||||
f_disp24 = ((((EXTRACT_MSB0_SINT (insn, 32, 8, 24)) << (2))) + (pc));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (i_disp24) = f_disp24;
|
||||
@@ -1024,7 +1024,7 @@ m32rxf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_disp16 = ((((EXTRACT_MSB0_INT (insn, 32, 16, 16)) << (2))) + (pc));
|
||||
f_disp16 = ((((EXTRACT_MSB0_SINT (insn, 32, 16, 16)) << (2))) + (pc));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_r1) = f_r1;
|
||||
@@ -1055,7 +1055,7 @@ m32rxf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
SI f_disp16;
|
||||
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_disp16 = ((((EXTRACT_MSB0_INT (insn, 32, 16, 16)) << (2))) + (pc));
|
||||
f_disp16 = ((((EXTRACT_MSB0_SINT (insn, 32, 16, 16)) << (2))) + (pc));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_r2) = f_r2;
|
||||
@@ -1081,7 +1081,7 @@ m32rxf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
#define FLD(f) abuf->fields.sfmt_bl8.f
|
||||
SI f_disp8;
|
||||
|
||||
f_disp8 = ((((EXTRACT_MSB0_INT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4))));
|
||||
f_disp8 = ((((EXTRACT_MSB0_SINT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4))));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (i_disp8) = f_disp8;
|
||||
@@ -1105,7 +1105,7 @@ m32rxf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
#define FLD(f) abuf->fields.sfmt_bl24.f
|
||||
SI f_disp24;
|
||||
|
||||
f_disp24 = ((((EXTRACT_MSB0_INT (insn, 32, 8, 24)) << (2))) + (pc));
|
||||
f_disp24 = ((((EXTRACT_MSB0_SINT (insn, 32, 8, 24)) << (2))) + (pc));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (i_disp24) = f_disp24;
|
||||
@@ -1129,7 +1129,7 @@ m32rxf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
#define FLD(f) abuf->fields.sfmt_bl8.f
|
||||
SI f_disp8;
|
||||
|
||||
f_disp8 = ((((EXTRACT_MSB0_INT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4))));
|
||||
f_disp8 = ((((EXTRACT_MSB0_SINT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4))));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (i_disp8) = f_disp8;
|
||||
@@ -1153,7 +1153,7 @@ m32rxf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
#define FLD(f) abuf->fields.sfmt_bl24.f
|
||||
SI f_disp24;
|
||||
|
||||
f_disp24 = ((((EXTRACT_MSB0_INT (insn, 32, 8, 24)) << (2))) + (pc));
|
||||
f_disp24 = ((((EXTRACT_MSB0_SINT (insn, 32, 8, 24)) << (2))) + (pc));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (i_disp24) = f_disp24;
|
||||
@@ -1177,7 +1177,7 @@ m32rxf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
#define FLD(f) abuf->fields.sfmt_bl8.f
|
||||
SI f_disp8;
|
||||
|
||||
f_disp8 = ((((EXTRACT_MSB0_INT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4))));
|
||||
f_disp8 = ((((EXTRACT_MSB0_SINT (insn, 16, 8, 8)) << (2))) + (((pc) & (-4))));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (i_disp8) = f_disp8;
|
||||
@@ -1200,7 +1200,7 @@ m32rxf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
#define FLD(f) abuf->fields.sfmt_bl24.f
|
||||
SI f_disp24;
|
||||
|
||||
f_disp24 = ((((EXTRACT_MSB0_INT (insn, 32, 8, 24)) << (2))) + (pc));
|
||||
f_disp24 = ((((EXTRACT_MSB0_SINT (insn, 32, 8, 24)) << (2))) + (pc));
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (i_disp24) = f_disp24;
|
||||
@@ -1255,7 +1255,7 @@ m32rxf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
INT f_simm16;
|
||||
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -1447,7 +1447,7 @@ m32rxf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -1510,7 +1510,7 @@ m32rxf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -1573,7 +1573,7 @@ m32rxf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -1663,7 +1663,7 @@ m32rxf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
INT f_simm8;
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 16, 4, 4);
|
||||
f_simm8 = EXTRACT_MSB0_INT (insn, 16, 8, 8);
|
||||
f_simm8 = EXTRACT_MSB0_SINT (insn, 16, 8, 8);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm8) = f_simm8;
|
||||
@@ -1691,7 +1691,7 @@ m32rxf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
INT f_simm16;
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -2042,7 +2042,7 @@ m32rxf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -2134,7 +2134,7 @@ m32rxf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -2197,7 +2197,7 @@ m32rxf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -2260,7 +2260,7 @@ m32rxf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_r1 = EXTRACT_MSB0_UINT (insn, 32, 4, 4);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
@@ -2649,7 +2649,7 @@ m32rxf_decode (SIM_CPU *current_cpu, IADDR pc,
|
||||
|
||||
f_uimm3 = EXTRACT_MSB0_UINT (insn, 32, 5, 3);
|
||||
f_r2 = EXTRACT_MSB0_UINT (insn, 32, 12, 4);
|
||||
f_simm16 = EXTRACT_MSB0_INT (insn, 32, 16, 16);
|
||||
f_simm16 = EXTRACT_MSB0_SINT (insn, 32, 16, 16);
|
||||
|
||||
/* Record the fields for the semantic handler. */
|
||||
FLD (f_simm16) = f_simm16;
|
||||
|
||||
Reference in New Issue
Block a user